## Activities (Tuesday, January 21st 2025)

1. Computer A has an overall CPI of 1.3 and can be run at a clock rate of 600MHz. Computer B has a CPI of 2.5 and can be run at a clock rate of 750 Mhz. We have a particular program we wish to run. When compiled for computer A, this program has exactly 100,000 instructions. How many instructions would the program need to have when compiled for Computer B, in order for the two computers to have exactly the same execution time for this program?

$$\begin{split} (CPUTime)_{A} &= (Instruction\ count)_{A}\ *\ (CPI)_{A}\ *\ (Clock\ cycle\ Time)_{A}\\ &= (100,000)^{*}(1.3)/(600^{*}10^{6})\ ns\\ (CPUTime)_{B} &= (Instruction\ count)_{B}\ *\ (CPI)_{B}\ *\ (Clock\ cycle\ Time)_{B}\\ &= (I)_{B}\ *(2.5)/(750^{*}10^{6})\ ns\\ Since\ \ (CPUTime)_{A} &= (CPUTime)_{B}, \end{split}$$
 we have to solve for (I)B and get 65000

Or you can solve it that way:

$$\begin{cases} \textit{CPI}_A = 1.3 \\ \textit{Instruction Number}_A = 10^5 \rightarrow \textit{Execution time for } A = \frac{\textit{CPI}_A * \textit{Instruction Number}_A}{F_A} = \frac{13}{6} * 10^{-4} \\ \textit{Execution Time } A = \textit{Execution Time } B \rightarrow \frac{\textit{CPI}_B * \textit{Instruction Number}_B}{F_B} = \frac{13}{6} * 10^{-4} \\ \rightarrow \frac{2.5 * \textit{nstruction Number}_B}{750 * 10^6} = \frac{13}{6} * 10^{-4} \rightarrow \textit{Instruction Number}_B = 65000 \end{cases}$$

 Draw the block diagram that describes the following Verilog code. You have to show all the inputs, outputs, intermediate signals and blocks. (3 points)

```
module Add16(A, B, S);
   input [15:0] A, B;
   output [15:0] S;
   //details not shown
endmodule
module Reg16(I, Q, clk, clr, ld);
   input [15:0] I;
   input clk, clr, ld;
   output [15:0] Q;
   // details not shown
endmodule
module ShiftR1 16(I, S);
  input [15:0] I;
   output [15:0] S;
   // details not shown
endmodule
module LDM Datapath(clk, Dreg clr, Dreg ld,
                  Dctr clr, Dctr ld, D);
   input clk;
   input Dreg clr, Dreg ld;
   input Dctr_clr, Dctr_ld;
   output [15:0] D;
   wire [15:0] addC, tempC, shiftC;
   Reg16 Dctr(addC,tempC,clk,Dctr clr,Dctr ld);
   Add16 Add1(1, tempC, addC);
   ShiftR1_16 ShiftRight(tempC, shiftC);
   Reg16 Dreg(shiftC,D,clk,Dreg clr,Dreg ld);
endmodule
```

